# Internatioal Workshop on Highly-Efficient Accelerators and Reconfigurable Technologies

## CALL FOR PAPERS

The 1st international workshop on Highly Efficient Accelerators and Reconfigurable Technologies (HEART) is a forum to present and discuss new research on accelerators based on reconfigurable technologies for high-performance and/or power-efficient computation. Submissions are solicited on a wide variety of topics related to high-performance reconfigurable computation and other accelerators including GPGPUs and Cell/B.E, including but not limited to:

#### Important dates (JST, UTC+9):

Paper submission: April 17th
Author notification: April 28th
Acceptance notification: May 3rd
Workshop date: June 1st

#### **Conference place:**

Epocal Tsukuba, Tsukuba, Ibaraki, Japan



#### **Architectures and systems:**

- o Reconfigurable/configurable hardware and systems including IP-cores, embedded systems and/or SoCs for scalable, high-performance and/or low-power computation
- o High-performance custom-computing systems based on reconfigurable technologies including FPGAs
- o Grid/cluster computing with FPGAs, other reconfigurable technologies and accelerators such as GPGPUs and Cell/B.E.s
- Novel architectures and devices that can be applied to efficient acceleration, including many-core architectures, NoC architectures, and optical devices/interconnection

#### **Software and applications:**

- o Novel applications for high-performance reconfigurable systems and other accelerators including GPGPUs and Cell/B.E.
- o Compiler techniques and programming languages for reconfigurable acceleration systems and other accelerators such as GPGPUs and Cell/B.E.
- o Run-time systems and the use of run-time reconfigurability for acceleration
- o Performance evaluation and analysis of reconfigurable acceleration systems and other accelerators such as GPGPUs and Cell/B.E.



#### **Co-sponsorship:**

The Institute of Electronics,
Information and Communication Engineers
Technical Committee on Reconfigurable Systems

### **Workshop committees:**

**Workshop Co-Chairs** 

Hideharu Amano (Keio University, JP)
Wayne Luk (Imperial College London, UK)

#### **Program Co-chairs:**

Kentaro Sano (Tohoku University, JP)
Yuichiro Shibata (Nagasaki University, JP)
Yoshiki Yamaguchi (University of Tsukuba, JP)

#### **Publication Chair:**

Hironori Nakajo (Tokyo University of Agriculture and Technology, JP)

#### **Program committee:**

Akira Nagoya (Okayama University, JP)
David Thomas (Imperial College London, UK)
Khaled Benkrid (University of Edinburgh, UK)
Kiyoshi Oguri (Nagasaki University, JP)

Masahiro Iida (Kumamoto University, JP)
Marco D. Santambrogio (MIT, USA)

Masato Yoshimi (Doshisha University, JP)

Naoyuki Fujita (JAXA, JP)

Proshanta Saha (IBM T.J. Watson Research Center, US)

Ray C.C. Cheung (City University of Hong Kong, HK)
Shuichi Ichikawa (Toyohashi University of Technology, JP)
Tomonori Izumi (Ritsumeikan University, JP)
Tsutomu Maruyama (University of Tsukuba, JP)
Yajun Ha (National University of Singapore, SG)
Yasunori Osana (Seikei University, JP)
Yasushi Inoguchi (JAIST, JP)
Yohei Hori (Chuo University, JP)

http://www.cs.tsukuba.ac.jp/~yoshiki/HEART/HEART2010/